## Lab 5: Design Hierarchy Description

The top of my design hierarchy is a top\_module that calls the top modules for both the structural and behavioral para\_ALUs. The structural ALU's top module calls the para\_alu and transfers the data into result and c\_out registers. Another level down, the para\_alu uses a generate statement to create multiple bit-slice ALUs based on the parameter W in the top\_module. The ALUs are created from an alu1bit module. This module uses three sub-modules: a 2 to 1 mux, a 8 to 1 mux, and 1-bit full adder. The top\_module also instantiates the top\_verification\_alu which is behavioral. The lab5.pdf said this would be provided, but I couldn't find it on Blackboard so I made my own. The top\_verification\_alu also has a parameter W that is passed to the sub-module verification\_alu and as well as registers for the result and c\_out.

I get a few errors when simulating, but on Piazza the professor said that at least all but one of them is expected. For the SUB operation my error\_flag is tripped when for instance I do 32'hfffffffff - 32'hfffffffe because c\_out is 1 structurally, but c\_out\_verify is 0 behaviorally. The only other error I get is because the error\_flag stays on at the beginning of the AND operation until the first clock tick.